

Department of Electrical and Computer Engineering, Gina Cody School of Engineering and Computer Science, Concordia University, Montreal, Canada

**COEN 6741 – Computer Architecture and Design** 

# **Pipelined Mini MIPS Processor Design**

# **Group (2):**

Ragul Nivash Rangasamy Sekar 40169564 Thenmozhie Rajan 40192527

Instructor: Prof. Sofiène Tahar

April 12, 2023

# **Table of Contents**

| 1  | Int                                                | Introduction                                                          |    |  |  |  |  |
|----|----------------------------------------------------|-----------------------------------------------------------------------|----|--|--|--|--|
| 2  | 2 Instruction Set Architecture Design and Encoding |                                                                       |    |  |  |  |  |
|    | 2.1                                                | MIPS Instruction                                                      | 4  |  |  |  |  |
|    | 2.2                                                | Instruction Format                                                    | 5  |  |  |  |  |
|    | 2.3                                                | MIPS Pipeline                                                         | 6  |  |  |  |  |
|    | 2.4                                                | Encoding of MIPS instruction:                                         | 7  |  |  |  |  |
| 3  | Da                                                 | ata path design:                                                      |    |  |  |  |  |
| _  | 3.1                                                | Instruction Fetch                                                     |    |  |  |  |  |
|    | 3.2                                                | Instruction Decode:                                                   |    |  |  |  |  |
|    |                                                    |                                                                       |    |  |  |  |  |
|    | 3.3                                                | Execution stage:                                                      |    |  |  |  |  |
|    | 3.4                                                | Memory Stage:                                                         | 10 |  |  |  |  |
|    | 3.5                                                | WriteBack Stage:                                                      | 10 |  |  |  |  |
| 4  | Co                                                 | ontrol Unit Design:                                                   | 11 |  |  |  |  |
| 5  | На                                                 | azard Analysis:                                                       | 12 |  |  |  |  |
| 6  | Si                                                 | mulation and Testing Results:                                         | 14 |  |  |  |  |
| 7  |                                                    | onclusions                                                            |    |  |  |  |  |
| 8  |                                                    | eferences                                                             |    |  |  |  |  |
| _  |                                                    |                                                                       |    |  |  |  |  |
| Т  | 'ahle                                              | e of Figures                                                          |    |  |  |  |  |
|    |                                                    | 1:RTL Synthesis for Instruction Fetch Stage                           | 8  |  |  |  |  |
|    | -                                                  | 2:RTL Synthesis for Instruction Decode Stage                          |    |  |  |  |  |
|    | _                                                  | 3:RTL Synthesis for Execution Stage                                   |    |  |  |  |  |
|    | _                                                  | 5: RTL Synthesis for Memory Stage                                     |    |  |  |  |  |
| Fi | gure (                                             | 6: RTL Synthesis for Write Back Stage                                 | 11 |  |  |  |  |
|    | _                                                  | 4: Mini MIPS Pipelined Processor Architecture                         |    |  |  |  |  |
| Fi | gure 7                                             | 7: Data Hazard                                                        | 12 |  |  |  |  |
| Fi | gure 8                                             | 8: Control Hazard                                                     | 13 |  |  |  |  |
| Fi | gure 9                                             | 9: MINI MIPS Processor Architecture with stalling and forwarding unit | 13 |  |  |  |  |
|    | _                                                  | 10: Simulated result of NORI Instruction                              |    |  |  |  |  |
| Fi | gure :                                             | 11: Simulated result of SRL Instruction                               | 15 |  |  |  |  |
| Fi | gure :                                             | 12: Simulated result of XOR Instruction                               | 16 |  |  |  |  |
| Fi | gure :                                             | 13: Simulated result of NANDI Instruction                             | 16 |  |  |  |  |
|    | _                                                  | 14: Simulated result of SUBU Instruction                              |    |  |  |  |  |
| Fi | gure :                                             | 15: Simulated result of ADDI Instruction                              | 17 |  |  |  |  |
|    |                                                    | 16: Simulated result of BEQ Instruction                               |    |  |  |  |  |
|    | _                                                  | 17: Simulated result of LH Instruction                                |    |  |  |  |  |
|    |                                                    | 18: Simulated result of SW Instruction                                |    |  |  |  |  |
|    | _                                                  | 19: Simulated result of JR Instruction                                |    |  |  |  |  |
|    | _                                                  | 20. Simulated result of Unstruction                                   | 20 |  |  |  |  |

# **Abstract:**

The mini-MIPS (Microprocessor without Interlocked Pipeline Stages / Multiple Instructions Per Second) processor design is presented in this report. The aim of this project is to create a fully functional processor with a reduced instruction set architecture (ISA) using VHDL (VHSIC Hardware Description Language). The processor has five stages: instruction fetch, instruction decode, execution, memory access, and write-back. It is made to run a portion of the MIPS 32 instruction set architecture. The instructions executed in this processor are as follows, NORI, SRL, XOR, NANDI, SUBU, ADDI, BEQ, LH, SW, JR and J. The design includes data path and control unit for decoding, pipeline, and hazard control.

In this project we used ModelSim for compilation and simulation, precision RTL for synthesis. The simulation findings and synthesized design are included.

### 1 Introduction

Any electronic device that uses diverse functionality must have processors to control and operate it in accordance with the user's needs. The MIPS architecture is famous for being straightforward, effective, adaptable, and it is still a popular option for a variety of computing applications. MIPS is a reduced instruction set architecture (RISC), with a simple, streamlined instruction set that enables quick and effective processing. The MIPS architecture is made with great focus on performance. To minimize the latency for memory access, Load/store architecture is used, where memory access is only necessary when fetching load and store instructions [1].

The MIPS-based RISC processor is built on a pipeline layout that utilizes five separate hardware stages, such as Instruction fetch (IF), Instruction Decode (ID), Execution (EX), Memory Access (MEM), and Write Back (WB). A group of registers referred to as pipeline registers separates these stages. Pipelining is used to boost overall throughput for instructions.

In this project, we are designing a mini-MIPS pipelined processor which is 32-bit architecture using VHDL. Mimi-MIPS has fixed length instruction with three instruction formats, such as, R, I and J-types to execute NORI, SRL, XOR, NANDI, SUBU, ADDI, BEQ, LH, SW, JR, and J instruction set. Each of instruction will be assigned to an instruction format.

In the pipelined processor, there are possibilities of hazards, such as structural, data and control hazard. Structural hazards are caused because of the use of the same hardware for different operations at the same time. Data hazards are caused when one instruction in a pipeline depends on the outcome of an earlier instruction that is currently running but not entirely executed. Control hazards happen in control path during wrong prediction on jump and branch instructions.

# 2 Instruction Set Architecture Design and Encoding

Instruction set architecture is the group of instruction used by the software to interface with the hardware. The ISA also specifies how instructions are represented in binary form, including their format, and encoding.

### 2.1 MIPS Instruction

A processor performs operations, including arithmetic and logical operations, memory, and control instructions.

Arithmetic and logical Instructions perform basic arithmetic and logical operations such as bitwise AND, OR, and NOT operations, as well as addition, subtraction, multiplication, and division. Usually, these actions are carried out on data that has been placed in memory or registers.

Memory instruction/load and store instruction allows the processor to read or write data from or to memory. Examples include instructions for loading and storing. Whereas store instructions transport data from registers into memory, load instructions are used to move data from memory into registers. Instruction sets such as LW, SW are some of the load/store instructions.

Control instructions control the program execution. Conditional and unconditional branch instructions are examples. When a specific condition is met, conditional branch instructions force to jump to a different position in memory, whereas unconditional branch instructions cause the program to go to a new location without condition. Instruction sets like, BEQ, JR, J are some of the control instructions.

### 2.2 Instruction Format

Instruction format specifies the arrangement of the instructions including size and location of operand fields. It is the structure and arrangement of a machine instruction's binary representation in a computer's instruction set architecture (ISA). The opcode in the MIPS instruction format is a fixed-length, 6-bit code. All the instructions are aligned and have a 32-bit instruction length (MIPS32).

There are three different instruction formats:

- R (Register)
- I (Immediate)
- J (Jump)

### **Instruction R-Type:**

The instruction type (ALU instruction, ALU instant, load, store, branch, or jump) is specified by the opcode (6-bits). For arithmetic and logical operations on registers, R-format instructions are utilized. The three register fields that follow the opcode in the R-format each specify a register that is used as an operand for the instruction.

The rs and rt are source registers and rd is the destination register. Shamt is used for shift operations, it specifies the amount to be shifted. Func is used as control bits to differentiate various instructions. The R-format is predetermined in length and normally comprises 32 bits. The add instruction, which adds the contents of two registers and saves the outcome in a third register, is an illustration of an R-format instruction.

| 31 26  | 26 25 21 20 |        | 15 11  | 10 6            | 5 0    |
|--------|-------------|--------|--------|-----------------|--------|
| Opcode | rs          | rt     | rd     | Shamt (h-Shift) | Func   |
| 6 bits | 5 bits      | 5 bits | 5 bits | 5 bits          | 6 bits |

### **Instruction I-Type:**

For arithmetic and logical operations that use a constant or a memory location, I-format instructions are used. Opcode specifies the operation to be performed. Rs (5-bits) is the source register. Rd (5-bits) is the destination register where the data should be stored. The immediate field (16-bit), which would be a constant or a memory location offset, is the second operand for performing operation. The load instruction, which transfers data from a memory address into a register, is an illustration of an I-format instruction.

| 31 | 26     | 25 21  | 20 16  | 5 15      |
|----|--------|--------|--------|-----------|
|    | Opcode | rs     | rd     | Immediate |
|    | 6 bits | 5 bits | 5 bits | 16 bits   |

#### **Instruction J-Type:**

Jump instructions are written in J-format. The destination address of the jump is specified in the 26-bit

address field that follows the opcode in the J-format. Opcode (6-bit) represents the operation code to perform jump operation. Target (26-bit) is the destination address to execute different set of instruction.

| 31 26  | 5 25 0  |
|--------|---------|
| Opcode | Target  |
| 6 bits | 26 bits |

### 2.3 MIPS Pipeline

A five-stage pipeline is used by the mini-MIPS processor to carry out instructions. Instruction Fetch (IF), Instruction Decode (ID), Execute (EX), Memory (MEM), and Write-Back (WB) are the five steps that make up the pipeline.

#### **Instruction Fetch:**

In the instruction fetch stage, the processor reads the instruction's address from the memory and then increases the PC by 4 to address the subsequent instruction. Instruction register is used to hold the instruction that will be required on upcoming clock cycles.

IR 
$$\leftarrow$$
 MEM [PC];  
NextPC  $\leftarrow$  PC+4;

#### Instruction Decode:

In the decode stage, the processor decodes the instruction at this point by determining the opcode and operands from IF-ID register. Also, the processor examines the registers mentioned in the instruction before sending the operands to the following step.

$$A \leftarrow Reg [rs];$$
  
 $B \leftarrow Reg [rt];$ 

Immediate ← sign-extended immediate field of IR

#### **Execution Stage:**

With the help of the ID-EX register, it retrieves the instruction to carry out an ALU operation or memory address computation (for load, store, and branch) depending on the kind of instruction, or we compute a branch condition.

- Register-Register ALU instruction: ALUOutput ← A func B;
- Register-Immediate ALU instruction: ALUOutput  $\leftarrow$  A op Imm;
- Memory instruction: ALUOutput ← A + Imm;
- Branch instruction: ALUOutput ← NPC + Imm;

Cond  $\leftarrow$  (A op 0);

### **Memory Stage:**

The processor accesses the memory in this stage to read or write data. When a CPU receives a load instruction, it reads information data from memory. When a CPU receives a store instruction, it stores the data in memory. Except when a branch is taken, update the PC with the branch destination for all instructions with NPC.

- Memory reference: LoadMemData ← Mem[ALUOutput] or Mem[ALUOutput] ← B;
- Branch: if (Cond) PC ← ALUOutput
- The PC is updated for all instructions: PC ← NextPC;

### Writeback Stage:

The processor now writes the instruction's outcome back to the register file. This stage is applicable for load operation only.

- Register-register or Register-immediate ALU instruction: Regs[rd] ← ALUOutput.
- Load instruction: Regs[rd] ← LoadMemData;

## 2.4 Encoding of MIPS instruction:

The encoding table use for the give 11 instructions are as follows,

| Instruction | Operation between  | Туре | Opcode | Func   | Example<br>Instruction | Encoding                                  |
|-------------|--------------------|------|--------|--------|------------------------|-------------------------------------------|
| SRL         | srl rd, rt, shamt  | R    | 000000 | 000010 | SRL R4,R0,#2           | 000000 00000 00000 00100 00010<br>000010  |
| XOR         | xor rd, rs, rt     | R    | 000000 | 100110 | XOR<br>R5,R4,R6        | 000000 00100 00110 00101 00000<br>100110  |
| SUBU        | SUBU rd, rs, rt    | R    | 000000 | 100011 | SUBU<br>R2,R5,R6       | 000000 00101 00110 00010 00000<br>100011  |
| JR          | jr rs              | R    | 000000 | 001000 | JR R31                 | 000000 11111 00000 00000 00000<br>001000  |
| NORI        | nori rt, rs, imm   | I    | 001101 | -      | NORI<br>R3,R6,#7       | 001101 00110 00011<br>000000000000111     |
| NANDI       | NANDI rt,rs, imm   | I    | 001100 | -      | NANDI<br>R16,R2,#3     | 001100 00010 10000<br>0000000000000011    |
| ADDI        | ADDI rt,rs, imm    | I    | 001000 | -      | ADDI<br>R17,R8, #9     | 001000 01000 10001<br>000000000001001     |
| BEQ         | beq rs, rt, offset | I    | 000100 | -      | BEQ<br>R16,R17,#4      | 000100 10000 10001<br>000000000000100     |
| LH          | lh rt, offset(rs)  | I    | 100001 | -      | LH<br>R10,0(R16)       | 100001 10000 01010<br>00000000000000000   |
| SW          | sw rt, offset(rs)  | I    | 101011 | -      | SW R18,<br>0(R17)      | 101011 10001 10010<br>00000000000000000   |
| J           | j target_address   | J    | 000010 | -      | J R0                   | 000010<br>0000000000000000000000000000000 |

# 3 Data path design:

The hardware components that are responsible for the execution of instruction represent the data path. The data path is made to handle memory, arithmetic and logical operations on the information kept in the registers. The description of each component in all the five stages are as follows.

### 3.1 Instruction Fetch

The components in instruction fetch are Program Counter, Multiplexer, Adder, Instruction Memory, and IF/ID Buffer (For pipelining). In this stage, the processor fetches the instruction from the memory.

**Program Counter:** PC holds the address of the next instruction that needs to be executed. Module name – pc\_32

**Instruction Memory:** Current instructions are stored in the instruction memory. Module nameinst mem

**Multiplexer:** Mux (Multiple input single output) is used for selecting input (Memory Address) based on the selection line (Branch AND gate output). Module name- mux1

**Adder:** Adder is used for incrementing by 4 after the completion of each instruction. Module name-add1

RTL synthesis of Instruction fetch stage is shown below,



Figure 1:RTL Synthesis for Instruction Fetch Stage

### **3.2 Instruction Decode:**

In the instruction decode stage, instructions in the memory are decoded, that is, the values are decoded in the register file. Control unit decides which operation need to be performed. IF/ID buffer is used for pipelining (Module name- IDbuffer). The component description are as follows,

**Register File:** It is a 32-bit register, where instruction (25:21) –  $\mathbf{rs}$  represents data1, instruction (20:16)- $\mathbf{rt}$  represents data2, instruction (15:11) –  $\mathbf{rd}$  represents destination register which will vary based on the instruction type. For R type instruction, rd is the destination register. For I type instruction, rt is the destination register.

**Sign Extended:** Immediate values are sign extended to 32-bit and used as one of the inputs for performing ALU operation.

**Multiplexer:** Mux(2:1) is used for selection between data1 and shamt value (shift value). For SRL instruction, shamt value (shifting number) is used for doing shift operation.

**Control Unit:** Control unit in decode stage helps in deciding which operation need to be performed in execution stage. All the selection line for mux in execution stage comes from control unit. RTL synthesis of Instruction decode stage is shown below,



Figure 2:RTL Synthesis for Instruction Decode Stage

### 3.3 Execution stage:

The decoded instruction from decode stage is sent to execution stage where required operation takes place. The following components are present in this stage. EX/MEM buffer is used (Modeule name - ex\_mem\_pr)

**ALU:** ALU unit performs arithmetic and logical operation. There are two output from ALU unit, one is result, which is the actual result after performing operation and other is zero flag. Zero flag is used for identifying branch instruction (i.e) zero flag will be 1 for branch instruction and 0 for other instruction.

**Adder with Shift left:** This module performs add and shift by 2 operations.

**Multiplexer:** Two **mux** (2:1) is used. One of them is used for selection between rt and immediate, and other is used for selecting destination register (i.e.) selection between rd and rt. One **mux** (3:1) is used. This is utilized for selecting one of the Branch, JR, J instructions.

**Adder:** Module name - adder\_jr used for Jump register instruction. It performs addition of next PC and (rs) data1 for JR operation.

RTL synthesis of execution stage is shown below,



Figure 3:RTL Synthesis for Execution Stage

# 3.4 Memory Stage:

Load and store instructions are executed in the memory stage. The only component present in this stage is data memory. MeanRead and MeanWrite are the control signals used for controlling between load and store instructions respectively. Whenever MeanRead is 1, Load operation will be performed and this the output from memory stage. Wherever MeanWrite is 1, store operation will be executed where data will be stored in the memory.

RTL synthesis of Memory stage is shown below,



Figure 4: RTL Synthesis for Memory Stage

# 3.5 WriteBack Stage:

This stage uses (2:1) MUX. The executing result out from execution stage and read data out from memory for load operation are the two inputs (2:1) mux. This stage uses MemtoReg selection line for selecting between loading ALU operation result and Load operation result to the respective destination register (rd or rt).

RTL synthesis of write back stage is shown below,



Figure 5: RTL Synthesis for Write Back Stage

# 4 Control Unit Design:

The Control Unit of the mini-MIPS processor produces the control signals that regulate how the data path operates. After receiving the instruction code from the instruction decoder, the control unit creates the relevant signals to choose the operands, carry out the required operations, and store the outcomes. The following signals are generated in the control unit.

**RegWrite** (**RW**) – Indicates whether the operation will write the outcome into a register.

**MemtoReg** (MTR)— Used for selecting between ALU result and load data to the respective destination register

**MemRead(MR)** – Used for performing load operation in memory stage.

**MemWrite**(**MW**) – Used for store operation in memory stage.

**Branch**(**B**) – Used for finding if branch instruction is taken or not.

**RegDst** – Used for selecting destination register (rd or rd)

**ALUOp** – Used for controlling ALU operation. Based on ALUOp, ALU unit performs the respective operation.

ALUSrc – Used for selection between immediate and data2 (rt) in execution stage.

**PCSrc** – Used for contolling branch or J or JR instruction.

**Sel\_JR** – Used for selecting JR instruction.

**sshamt** –sshamt is 1 for SRL instruction execution.

The following table shows the value used for differentiating each instruction.

| Instruction | Operation<br>between   | Control Unit for EXE<br>stage<br>ALUSrc ALUOp RegDst |     | sshamt | Sel_JR | B MR MW | RW<br> MTR |     |
|-------------|------------------------|------------------------------------------------------|-----|--------|--------|---------|------------|-----|
| NORI        | nori rt, rs, immediate | 1                                                    | 110 | 0      | 0      | XX      | 0 0  0     | 1 1 |
| SRL         | srl rd, rt, shamt      | 0                                                    | 010 | 1      | 1      | XX      | 0 0  0     | 1 1 |
| XOR         | xor rd, rs, rt         | 0                                                    | 100 | 1      | 0      | XX      | 0 0  0     | 1 1 |
| NANDI       | NANDI rt,rs, imm       | 1                                                    | 111 | 0      | 0      | XX      | 0 0  0     | 1 1 |
| SUBU        | SUBU rd, rs, rt        | 0                                                    | 011 | 1      | 0      | XX      | 0 0  0     | 1 1 |
| ADDI        | ADDI rt,rs, imm        | 1                                                    | 000 | 0      | 0      | XX      | 0 0  0     | 1 1 |
| BEQ         | beq rs, rt, offset     | 0                                                    | 001 | X      | 0      | 00      | 1 0  0     | 0 X |
| LH          | lh rt, offset(rs)      | 1                                                    | 101 | 0      | 0      | XX      | 0 1  0     | 1 0 |
| SW          | sw rt, offset(rs)      | 1                                                    | 101 | 0      | 0      | XX      | 0 0  1     | 0 X |
| JR          | jr rs                  | X                                                    | X   | X      | 0      | 01      | 0  X X     | 0 X |
| J           | j target_address       | 0                                                    | X   | X      | 0      | 10      | 0 0  0     | 0 X |



Figure 6: Mini MIPS Pipelined Processor Architecture

# 5 Hazard Analysis:

Pipelining helps in effective use of processors as it helps in execution of larger number of instructions. There are a few problems that slow down the processor or result in incorrect execution of processor, such as data hazard, control hazard and structural hazard.

### i. Structural Hazard:

This is related to hardware usage. Structural hazard happens due to the attempt of using same hardware to do differ operation at the same time. Solutions to structural hazards can be 'writing' in first half of clock period and 'reading' in second half of the clock period (or) Different memory for registers and data memory. Structural hazards are handled by implementing both the above-mentioned solutions in our project.

### ii. Data Hazard:

Data Hazards are caused if the instruction is dependent on the outcome of previous instructions that are still in the pipeline. Solutions for data hazards are data forwarding and stalling. In forwarding or bypassing method, the required data is forwarded to the instruction that depends on it. In the stalling method, stalling occurs when the dependent instruction is "pushed back" for one or more clock cycles. Stalling may also be thought of as the execution of a no operation for one or more cycles.



Figure 7: Data Hazard

There are three types of data hazards, Write After Read (WAR), Write After Write (WAW), Read After Write (RAW). WAR, WAW are not in MIPS pipelined structure. For RAW hazard, we have to do both data forwarding (ALU to ALU and memory to memory) and stalling (load hazard).

### iii. Control hazard

It arises because of a delay that normally occurs between decisions regarding changes in the flow (branches and leaps) and taking directions. There are many solutions to overcome control or branch hazard. In our project, we will use stalling.



Figure 8: Control Hazard



Figure 9: MINI MIPS Processor Architecture with stalling and forwarding unit.

The following table shows the order of instruction and hazard analysis,

| Instruction | le shows the order of instru                                                        | ,                                                                          |                                                                                             |  |  |
|-------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|--|
| Location    | Instruction                                                                         | Hazards                                                                    | Solution                                                                                    |  |  |
| 0           | NORI R3,R6,#7                                                                       |                                                                            |                                                                                             |  |  |
| 4           | NANDI R16,R2,#3                                                                     |                                                                            |                                                                                             |  |  |
| 8           | XOR R4,R16,R0                                                                       | RAW hazard                                                                 | DATA FORWARDING FROM<br>ALU TO ALU                                                          |  |  |
| 12          | LH R10,0(R5)                                                                        |                                                                            |                                                                                             |  |  |
| 16          | SW R10,0(R7)                                                                        | RAW hazard                                                                 | DATA FORWARDING FROM<br>MEM TO MEM                                                          |  |  |
| 20          | ADDI R17,R8,#9                                                                      |                                                                            |                                                                                             |  |  |
| 24          | BEQ R9,R10,36                                                                       | Control hazard [AND JUMPS TO INSTRUCTION LOCATION 172 (36 <<2+ npc = 172)] | STALL                                                                                       |  |  |
|             | CAN BE ANY INSTRUCTION. ANYWAY, IT DOESN'T TAKE PLACE, INSTEAD STALLING TAKES PLACE |                                                                            |                                                                                             |  |  |
| 172         | SUBU R11,R12,R13                                                                    |                                                                            |                                                                                             |  |  |
| 176         | LH R15,0(R2)                                                                        |                                                                            |                                                                                             |  |  |
| 180         | ADDI R18,R15,R0                                                                     | Load hazard                                                                | STALL                                                                                       |  |  |
| 184         | J R14                                                                               | Control hazard                                                             | NEXT INSTRUCTION DOESN'T<br>TAKE, STALL TAKES PLACE<br>UNTIL EFFECTIVE ADDRESS IS<br>FOUND. |  |  |
| 186         | J RO                                                                                | Control hazard                                                             | STALL                                                                                       |  |  |

The corresponding encoding of instruction table is already included.

# **6** Simulation and Testing Results:

The mini-MIPS processor is designed using VHDL and simulated using ModelSim. The simulated result for each instruction is as follows,



Figure 10: Simulated result of NORI Instruction



Figure 11: Simulated result of SRL Instruction



Figure 12: Simulated result of XOR Instruction



Figure 13: Simulated result of NANDI Instruction



Figure 14: Simulated result of SUBU Instruction



Figure 15: Simulated result of ADDI Instruction



Figure 16: Simulated result of BEQ Instruction



Figure 17: Simulated result of LH Instruction



Figure 18: Simulated result of SW Instruction



Figure 19: Simulated result of JR Instruction



Figure 20: Simulated result of J Instruction

### **Challenges:**

- Inclusion of necessary elements was challenging as it was changing throughout the design of the processor. Most of the components are included in decode and execution stages.
- When designing the entire processor, port mapping was challenging.
- Challenges in verification of data path and rectifying delays were interesting.

### 7 Conclusions

The pipelined mini-MIPS processor is successfully implemented for the given instruction NORI, SRL, XOR, NANDI, SUBU, ADDI, BEQ, LH, SW, JR and J. The simulation result of each instruction and RTL synthesis for each stage of the processor are included. Hazards are handled using forwarding and stalling techniques. The finished architecture can reliably execute all 11 instructions.

### 8 References

- 1. G. K. Dewangan, G. Prasad and B. C. Mandi, "Design and Implementation of 32 bit MIPS based RISC Processor," *2021 8th International Conference on Signal Processing and Integrated Networks (SPIN)*, Noida, India, 2021, pp. 998-1002, doi: 10.1109/SPIN52536.2021.9566007.
- 2. "Computer Architecture: A Quantitative Approach" (6th Ed.) by John L. Hennessy and David A.Patterson, Elsevier, 2019. Cambridge, MA: Morgan Kaufmann Publishers, [2019]
- 3. https://www.youtube.com/watch?v=RlQYb3FZtQ8&list=PL59E5B57A04EAE09C&index=27